Power-performance versus algorithmic trade-offs in the implementation of wireless multimedia terminals

Document Type

Conference Proceeding

Publication Date

9-20-2010

Abstract

Circuit design for wireless applications generally involves achieving a certain level of processing speed, dictated by the data transmission rate and algorithmic performance, while minimizing the energy dissipation. This paper discusses some of the circuit techniques that help to achieve this goal. We show that power reduction in a multimedia system involves trade-offs at the algorithmic, algebraic, architectural, and circuit levels of abstraction. © 2010 IEEE.

Publication Title

Midwest Symposium on Circuits and Systems

Share

COinS