Power-performance versus algorithmic trade-offs in the implementation of wireless multimedia terminals
Document Type
Conference Proceeding
Publication Date
9-20-2010
Abstract
Circuit design for wireless applications generally involves achieving a certain level of processing speed, dictated by the data transmission rate and algorithmic performance, while minimizing the energy dissipation. This paper discusses some of the circuit techniques that help to achieve this goal. We show that power reduction in a multimedia system involves trade-offs at the algorithmic, algebraic, architectural, and circuit levels of abstraction. © 2010 IEEE.
Publication Title
Midwest Symposium on Circuits and Systems
Recommended Citation
Nooshabadi, S.
(2010).
Power-performance versus algorithmic trade-offs in the implementation of wireless multimedia terminals.
Midwest Symposium on Circuits and Systems, 700-703.
http://doi.org/10.1109/MWSCAS.2010.5548723
Retrieved from: https://digitalcommons.mtu.edu/michigantech-p/10818